

## OV528-T64 Serial Bus Camera System Single-Chip Camera to Serial Bridge

## **General Description**

The OV528 Serial Bus Camera system is a low cost, low powered single chip solution for high-resolution serial bus PDA/cellular phone camera accessory applications. Combined with the OV76x0/OV66x0 CMOS VGA/CIF CAMERACHIPS<sup>TM</sup>, the OV528 comprises a low cost, highly integrated serial camera system with no additional DRAM required.

The OV528 can be attached to a wireless or PDA host and performs as a video camera or a JPEG-compressed still camera. When performing as a video camera, the TFT-LCD panel of the host operates as a viewfinder. Users can send out a snapshot command from the host in order to capture a full resolution single frame still picture that is compressed by the JPEG engine and transfer it to the host.

## **Features**

- Low cost single chip
- Low power consumption
- Low voltage 2.5V (Core) and 3.3 V (I/O) operation
- · No additional DRAM required
- Built-in JPEG compression engine
  - JPEG CODEC with variable quality settings for different resolutions
- RS-232 serial interface and 4-wire serial bus
- Built-in PLL
- Built-in microcontroller
- User controlled General Purpose I/O pins
- Down-sampling, Clamping, and Windowing (DCW) functions
- Color conversion circuitry for 4 gray/16 gray/256 gray/12-bit RGB/16-bit RGB/Pallet 256 RGB preview images

## **Ordering Information**

| Product   | Package |
|-----------|---------|
| OV528-T64 | TQFP-64 |

## **Applications**

- Serial bus PDA/cellular applications combined with the following OmniVision CAMERACHIP families:
  - OV76x0/OV71x0 (VGA)
  - OV66x0/OV61x0 (CIF)

**NOTE:** The OV528 supports digital image sensors up to VGA resolution. However, it will not support analog image sensors (OVx9xx or OVx4xx products)

## **Key Specifications**

| Power Supply       | Core          | 2.5 V         |
|--------------------|---------------|---------------|
|                    | I/O           | 3.3 V         |
| Power Requirements | Active        | 55 mA         |
|                    | Standby       | 90 μΑ         |
| Tempo              | erature Range | 0°C to 70°C   |
| Packag             | e Dimensions  | 12 mm x 12 mm |

Figure 1 OV528-T64 Pin Diagram





## **Functional Description**

Figure 2 shows the functional block diagram of the OV528 CAMERAMATE single-chip processor. The OV528 includes:

- Microcontroller
- CameraChip Interface
- JPEG Compression Engine
- Program Buffer
- SCCB Serial Interface
- Serial Interfaces
  - RS-232 Serial Interface
  - 4-Wire Serial Bus
- Miscellaneous Functions

The OV528 supports an external EEPROM and optional program memory (as shown in Figure 2).

Figure 2 Functional Block Diagram





#### **Microcontroller**

The Microcontroller operates as an embedded controller only and can be programmed by the user if custom applications are desired. Contact OmniVision for further information on the Microcontroller implementation.

#### **CAMERACHIP Interface**

The CAMERACHIP interface supports the OV76x0/OV66x0 color image sensors with the 8-bit YCbCr interface. The CAMERACHIP interface has built-in Down-sampling, Clamping, and Windowing (DCW) circuitry for VGA/CIF/SIF/QCIF/160x128/80x64 image resolutions. It also has built-in color conversion circuitry for 4 gray/16 gray/256 gray/12-bit RGB/16-bit RGB/Pallet 256 RGB preview images.

#### **JPEG Compression Engine**

The OV528 uses JPEG CODEC with variable quality settings for various resolutions.

### **Program Buffer**

Program memory is required for the embedded microcontroller to respond to host commands correctly, as well as to store all necessary parameters for adjusting image/compression qualities. A serial type program memory is required for the OV528. The content of the program memory can be updated on the fly.

#### **SCCB Serial Interface**

The SCCB serial interface controls the CAMERACHIP operation as well as interfacing directly to the Microcontroller. In all cases, the OV528 is considered the SCCB 'Master' and all other SCCB devices, such as the CAMERACHIP, are designated as 'Slaves'.

#### **Serial Interfaces**

#### **RS-232 Serial Interface**

The OV528 uses an RS-232 serial interface for transferring JPEG still pictures or 160 x 128 preview images at 8 bpp with 0.75 to 6 frames per second (fps). The RS-232 interface is capable of 115.2 to 920 Kbps transfer rate

#### 4-Wire Serial Bus

The OV528 also has a 4-wire serial bus for transferring JPEG still pictures or SIF (320 x 240) preview images at 4 bpp with 6 to 8 fps. The 4-wire serial bus is capable of 1 to 2 Mbps transfer rate.

#### **Miscellaneous Functions**

Other miscellaneous functions of the OV528 are:

- Eight General Purpose I/O pins
- Built-in PLL



# **Pin Description**

Table 1 Pin Description by Function

| Pin Number      | Name            | Pin Type     | Function/Description                     |  |  |
|-----------------|-----------------|--------------|------------------------------------------|--|--|
| Camera Interfa  | ace             |              |                                          |  |  |
| 3               | CCLK            | Output       | Camera clock output                      |  |  |
| 4               | HREF            | Input        | Camera horizontal window reference input |  |  |
| 6               | VSYNC           | Input        | Camera vertical sync input               |  |  |
| 49              | Y0              |              |                                          |  |  |
| 52              | Y1              |              |                                          |  |  |
| 54              | Y2              |              |                                          |  |  |
| 56              | Y3              | Input        | Camera Y/Cb/Cr inputs                    |  |  |
| 58              | Y4              | iriput       | Camera 17Cb/Cr inputs                    |  |  |
| 59              | Y5              |              |                                          |  |  |
| 61              | Y6              |              |                                          |  |  |
| 62              | Y7              |              |                                          |  |  |
| 64              | PCLK            | Input        | Camera pixel clock input                 |  |  |
| Serial Camera   | Control Bus (SC | CCB) Interfa | ce                                       |  |  |
| 41              | SCS_            | Output       | SCCB chip select output                  |  |  |
| 43              | SIO1            | Output       | SCCB control signal 1                    |  |  |
| 44              | SIO0            | 1/0          | SCCB control signal 0                    |  |  |
| Serial Interfac | е               |              |                                          |  |  |
| 17              | RTS_            | 1/0          | Request to send I/O signal               |  |  |
| 20              | CTS_            | Input        | Clear to send input signal               |  |  |
| 21              | RXD             | Input        | Serial input                             |  |  |
| 22              | TXD             | Output       | Serial output                            |  |  |
| Clock and Res   | set             |              |                                          |  |  |
| 2               | PLL_SEL         | Input        | PLL select                               |  |  |
| 8               | RESET_          | Input        | Power-on reset input, active low.        |  |  |
| 11              | SXOUT           | Output       | Serial bus crystal output                |  |  |
| 12              | SXIN            | Input        | Serial bus crystal input                 |  |  |
| 16              | UCLK            | Output       | RS-232 master clock output               |  |  |
| 24              | XIN             | Input        | System crystal input                     |  |  |
| 25              | XOUT            | Output       | System crystal output                    |  |  |



Table 1 Pin Description by Function (Continued)

| Pin Number     | Name               | Pin Type | Function/Description                                                                                               |
|----------------|--------------------|----------|--------------------------------------------------------------------------------------------------------------------|
| Serial Program | n Identification   |          |                                                                                                                    |
| 27             | ID0                |          |                                                                                                                    |
| 33             | ID1                | 1/0      | Continuo anno anno anno ID Listo Ci                                                                                |
| 34             | ID2                | I/O      | Serial program memory ID bit[3:0]                                                                                  |
| 45             | ID3                |          | <b>A</b>                                                                                                           |
| General Purpo  | se Input/Output    | (GPIO)   |                                                                                                                    |
| 14             | GPIO0[1]           | I/O      | General purpose I/O pins, Port 0, bit[1]                                                                           |
| 32             | GPIO0[3]           | I/O      | General purpose I/O pins, Port 0, bit[3]                                                                           |
| 36             | GPIO0[6]           | 1/0      | Canada numana 1/0 sina Bart 0 bita[7:0]                                                                            |
| 47             | GPIO0[7]           | I/O      | General purpose I/O pins, Port 0, bits[7:6]                                                                        |
| 48             | GPIO1[0]           |          |                                                                                                                    |
| 51             | GPIO1[1]           | 1/0      | Constal number 1/0 nins   Dort 4 hite[2:0]                                                                         |
| 53             | GPIO1[2]           | I/O      | General purpose I/O pins, Port 1, bits[3:0]                                                                        |
| 55             | GPIO1[3]           |          |                                                                                                                    |
| Miscellaneous  |                    |          |                                                                                                                    |
| 9              | MCLK_SEL           | Input    | Master Clock Select  0: 48 MHz crystal  1: Internal PLL                                                            |
| 15             | nco <sup>-</sup> l | Input    | External/Internal Microcontroller Select  0: Internal microcontroller  Note: Must select internal microcontroller. |
| 29             | SNAP_              | Input    | Snapshot button input, active low.                                                                                 |
| 30             | TEST               | Input    | Test Mode Enable  0: Disabled  1: Enabled                                                                          |
| 38             | DUMP_PRC           | Input    | Host Programming Enable  0: Disabled  1: Enabled                                                                   |
| 39             | SEL_UART_          | Input    | Serial Bus Select 0: RS-232                                                                                        |
| Internal Micro | controller I/O Po  | rts      |                                                                                                                    |
| 19             | P2[0]              | I/O      | Internal Microcontroller Port 2 bit 0                                                                              |
| 28             | EA_                | I/O      | Internal Microcontroller EA_                                                                                       |



Table 1 Pin Description by Function (Continued)

| Pin Number   | Name      | Pin Type | Function/Description |
|--------------|-----------|----------|----------------------|
| Power and Gr | ound      |          |                      |
| 1            | IO_VDD7   |          |                      |
| 10           | IO_VDD1   |          |                      |
| 18           | IO_VDD2   |          |                      |
| 26           | IO_VDD3   | DVDD     | Digital 3.3V power   |
| 35           | IO_VDD4   |          |                      |
| 50           | IO_VDD5   |          |                      |
| 60           | IO_VDD6   |          |                      |
| 7            | CORE_VDD1 | CVDD     | Digital 2.5V navor   |
| 40           | CORE_VDD2 | CVDD     | Digital 2.5V power   |
| 13           | IO_VSS1   |          |                      |
| 23           | IO_VSS2   |          |                      |
| 31           | IO_VSS3   |          |                      |
| 37           | IO_VSS4   | DVSS     | Digital ground       |
| 46           | IO_VSS5   |          |                      |
| 57           | IO_VSS6   | • 4      |                      |
| 63           | IO_VSS7   |          |                      |
| 5            | CORE_VSS1 | CVCC     | Digital ground       |
| 42           | CORE_VSS2 | CVSS     | Digital ground       |

6



## **Electrical Characteristics**

**Table 2** Operating Conditions

| Parameter             | Min | Max | Unit |
|-----------------------|-----|-----|------|
| Operating temperature | 0   | 40  | °C   |
| Storage temperature   | -40 | 125 | °C   |
| Operating humidity    | TBD | TBD |      |
| Storage humidity      | TBD | TBD |      |

Table 3 Absolute Maximum Ratings

| Ambient Storage Temperature                        | -40°C to +125°C      |
|----------------------------------------------------|----------------------|
| All Input/Output Voltages (with respect to Ground) | -0.3 V to VDD_IO+1 V |
| Lead Temperature, Surface-mount process            | +230°C               |
| ESD Rating, Human Body model                       | 2000 V               |

**NOTE:** Exceeding the Absolute Maximum ratings shown above invalidates all AC and DC electrical specifications and may result in permanent device damage.

Table 4 DC Characteristics ( $V_{DD} = 3.3V \pm 10\%$ ,  $T_A = 0^{\circ}$  to 125°C)

| Symbol           | Parameter                | Condition | Min                   | Тур | Max                   | Unit |
|------------------|--------------------------|-----------|-----------------------|-----|-----------------------|------|
| V <sub>IH</sub>  | Input voltage HIGH       | CMOS      | 0.7 x V <sub>DD</sub> |     |                       | V    |
| V <sub>IH</sub>  | Input voltage HIGH       | TTL       | 2.0                   |     |                       | V    |
| V <sub>IL</sub>  | Input voltage LOW        | CMOS      |                       |     | 0.3 x V <sub>DD</sub> | V    |
| V <sub>IL</sub>  | Input voltage LOW        | TTL       |                       |     | 0.8                   | V    |
| V <sub>OH</sub>  | Output voltage HIGH      |           | 2.4                   |     | V <sub>DD</sub>       | V    |
| V <sub>OL</sub>  | Output voltage LOW       |           |                       | 0.2 | 0.4                   | V    |
| Is               | SUSPEND mode current     | SUSPEND   |                       | 90  |                       | μΑ   |
| I <sub>DDA</sub> | Normal operating current | Operating |                       | 55  |                       | mA   |



# **Timing Specifications**

# **SCCB Interface Timing**

Figure 3 SCCB Timing Diagram



Table 5 SCCB Timing Specifications

| Symbol                          | Parameter                      | Min | Тур | Max | Unit |
|---------------------------------|--------------------------------|-----|-----|-----|------|
| f <sub>SIO_C</sub>              | Clock Frequency                |     |     | 400 | KHz  |
| t <sub>LOW</sub>                | Clock Low Period               | 1.3 |     |     | μs   |
| t <sub>HIGH</sub>               | Clock High Period              | 600 |     |     | ns   |
| t <sub>AA</sub>                 | SIO_C low to Data Out valid    | 100 |     | 900 | ns   |
| t <sub>BUF</sub>                | Bus free time before new START | 1.3 |     |     | μs   |
| t <sub>HD:STA</sub>             | START condition Hold time      | 600 |     |     | ns   |
| t <sub>SU:STA</sub>             | START condition Setup time     | 600 |     |     | ns   |
| t <sub>HD:DAT</sub>             | Data-in Hold time              | 0   |     |     | μs   |
| t <sub>SU:DAT</sub>             | Data-in Setup time             | 100 |     |     | ns   |
| t <sub>SU:STO</sub>             | STOP condition Setup time      | 600 |     |     | ns   |
| t <sub>R</sub> , t <sub>F</sub> | SCCB Rise/Fall times           |     |     | 300 | ns   |
| t <sub>DH</sub>                 | Data-out Hold time             | 50  |     |     | ns   |



# **Register Set**

Table 6 provides a list and description of the Device Control registers contained in the OV528.

Table 6 Device Control Register List

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                   |  |  |
|------------------|------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 00               | CID              | 28               | RW  | Chip ID                                                                                                                                                                                                                                                                                                                                       |  |  |
| 01               | HSB              | 01               | RW  | Horizontal Start Byte of Image Windowing                                                                                                                                                                                                                                                                                                      |  |  |
| 02               | VSB              | 01               | RW  | Vertical Start Byte of Image Windowing                                                                                                                                                                                                                                                                                                        |  |  |
| 03               | HPL              | A0               | RW  | Horizontal Pixel Length Pixel Length = HPL x 4 (default horizontal pixel length is 640)                                                                                                                                                                                                                                                       |  |  |
| 04               | VPL              | 78               | RW  | Vertical Pixel Length Pixel Length = VPL x 4 (default vertical pixel length is 480)                                                                                                                                                                                                                                                           |  |  |
| 05               | PLC              | 03               | RW  | Polarity Control Bit[7:3]: Reserved Bit[2]: PCLK Bit[1]: HREF Bit[0]: VSYNC 0: Inverted 1: Normal                                                                                                                                                                                                                                             |  |  |
| 06               | IDC              | 81               | RW  | Image Disable Counter  Bit[7]: Enable  Bit[6:0]: Image disable counter  After starting sensor, users can decide how many frames to discard before capturing.                                                                                                                                                                                  |  |  |
| 07               | RSVD             | XX               | , – | Reserved                                                                                                                                                                                                                                                                                                                                      |  |  |
| 08               | JPC              | 00               | RW  | JPEG Control  Bit[7]: Global JPEG enable  0: Disable  1: Enable  Bit[6]: JPEG decoder enable  0: Disable  1: Enable  Bit[5:1]: JPEG control setting  Bit[0]: JPEG encoder enable  0: Disable  1: Enable  Only use the following values:  00h: Update quantization table  9Fh: Encoding  BEh: Stop encoding  C2h: Decoding  82h: Stop decoding |  |  |



Table 6 Device Control Register List

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------|------------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09               | PVC              | 00               | RW  | Preview Control  Bit[7]: Snapshot button status (Read only)  00h: Stop  3Fh: Start                                                                                                                                                                                                                                                                                                                     |
| 0A               | HBB              | 28               | RW  | Buffer Transfer Size - high byte (Real_Size/2)                                                                                                                                                                                                                                                                                                                                                         |
| 0B               | LBB              | 15               | RW  | Buffer Transfer Size - low byte (Real_Size/2)                                                                                                                                                                                                                                                                                                                                                          |
| 0C               | SBC              | 1F               | RW  | Serial Bus Control  Bit[7]: RTS_polarity control  0: Inverted  1: Normal  Bit[6]: Phase control  Bit[5]: Bit ordering  0: Low bit first  1: High bit first  1: High bit first  Bit[4]: TXD/RXD polarity control  0: Inverted  1: Normal  Bit[3]: Microcontroller program control  0: Normal  1: Download via serial bus  Bit[2:0]: Serial bus control enabled/disabled  111: Enabled  Others: Disabled |
| 0D               | UBR              | 7F               | RW  | RS-232 Baud Rate Control  Baud Rate = SXIN / 2 / (UBR + 1)                                                                                                                                                                                                                                                                                                                                             |
| 0E               | UCLK             | 01               | RW  | UCLK Divider  80h: UCLK = XIN for PLL enable                                                                                                                                                                                                                                                                                                                                                           |
| 0F               | CDIV             | 01               | RW  | CCLK Divider  80h: CCLK = XIN  Others: CCLK = XIN x 2 / (CDIV + 1)                                                                                                                                                                                                                                                                                                                                     |



Table 6 Device Control Register List

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|------------------|------------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 10               | CCC              | 00               | RW  | Color Conversion Control  Bit[7]: Reserved  Bit[6:5]: Down-sampling  00: %1  01: %2  10: %4  11: Reserved  Bit[4]: Gray/Color select  0: Gray  1: Color  Bit[3:2]: Color select  00: 8-bit color  01: 12-bit color  10: 16-bit color  11: Reserved  Bit[1:0]: Gray select  00: 4 gray  01: 16 gray  10: 256 gray  11: Reserved                                                           |  |  |
| 11               | BFC              | 00               | RW  | Buffer Control  Bit[7]: Reserved  Bit[6]: Write buffer failure table  0: Enabled  1: Disabled  Bit[5:3]: Buffer access mode  000: JPEG encoder access  011: Microcontroller access  100: JPEG decoder access  Others: Reserved  Bit[2]: Buffer failure table  0: Disable  1: Enable  Bit[1]: Address auto increment  0: Disable  1: Enable  Bit[0]: Write/read buffer  0: Write  1: Read |  |  |
| 12               | BWA              | 00               | RW  | Buffer Failure Table Write Address                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 13               | HBWA             | 00               | RW  | High Byte Address for Microcontroller to Access Buffer                                                                                                                                                                                                                                                                                                                                   |  |  |
| 14               | LBWA             | 00               | RW  | Low Byte Address for Microcontroller to Access Buffer                                                                                                                                                                                                                                                                                                                                    |  |  |
| 15               | HBWD             | 00               | RW  | Highest Byte of Write Data for Buffer Failure Table                                                                                                                                                                                                                                                                                                                                      |  |  |
| 16               | MBWD             | 00               | RW  | Middle Byte of Write Data for Buffer Failure Table                                                                                                                                                                                                                                                                                                                                       |  |  |
| 17               | LBWD             | 00               | RW  | Lowest Byte of Write Data for Buffer Failure Table                                                                                                                                                                                                                                                                                                                                       |  |  |



Table 6 Device Control Register List

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                      |
|------------------|------------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18               | HBRD             | _                | R   | Highest Byte of Read Data for Buffer Failure Table                                                                                                                                               |
| 19               | MBRD             | _                | R   | Middle Byte of Read Data for Buffer Failure Table                                                                                                                                                |
| 1A               | LBRD             | _                | R   | Lowest Byte of Read Data for Buffer Failure Table                                                                                                                                                |
| 1B               | BAC              | 01               | RW  | Buffer Access Control Bit[7:3]: Reserved Bit[2]: JPEG decoder access 0: Disable 1: Enable Bit[1]: JPEG encoder access 0: Disable 1: Enable Bit[0]: Microcontroller access 0: Disabled 1: Enabled |
| 1C               | HBJPB            | 00               | RW  | High Byte Address of JPEG Buffer for Microcontroller Access                                                                                                                                      |
| 1D               | LBJPB            | 00               | RW  | Low Byte Address of JPEG Buffer for Microcontroller Access                                                                                                                                       |
| 1E               | HBJPWD           | 00               | RW  | High Byte Write Data of JPEG Buffer for Microcontroller Access                                                                                                                                   |
| 1F               | LBJPWD           | 00               | RW  | Low Byte Write Data of JPEG Buffer for Microcontroller Access                                                                                                                                    |
| 20               | HBJPRD           | -                | R   | High Byte Read Data of JPEG Buffer for Microcontroller Access                                                                                                                                    |
| 21               | LBJPRD           |                  | R   | Low Byte Read Data of JPEG Buffer for Microcontroller Access                                                                                                                                     |
| 22               | HBBWD            | 00               | RW  | High Byte Write Data of Buffer for Microcontroller Access                                                                                                                                        |
| 23               | LBBWD            | 00               | RW  | Low Byte Write Data of Buffer for Microcontroller Access                                                                                                                                         |
| 24               | HBBRD            |                  | R   | High Byte Read Data of Buffer for Microcontroller Access                                                                                                                                         |
| 25               | LBBRD            |                  | R   | Low Byte Read Data of Buffer for Microcontroller Access                                                                                                                                          |
| 26               | HBSRD            | -                | R   | High Byte Read Data of Serial Bus for Microcontroller Access                                                                                                                                     |
| 27               | LBSRD            | _                | R   | Low Byte Read Data of Serial Bus for Microcontroller Access                                                                                                                                      |



Table 6 Device Control Register List

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28               | CHC              | 00               | RW  | Chip Control  Bit[7:6]: Reserved  Bit[5]: JPEG decoding  0: Disable  1: Enable  Bit[4]: Serial bus IN control  0: Read Microcontroller commands from the host  1: Read data from the host to buffer  Bit[3:2]: Serial bus OUT control  00: Write preview image to the host  01: Write JPEG still picture to the host  10: Write Microcontroller commands to the host  11: Reserved  Bit[1:0]: JPEG Encoding/Buffer Transfer  00: Transfer data from the host to buffer  01: Reserved  10: Reserved  11: JPEG encoding |
| 29               | HBSWD            | 00               | RW  | High Byte Write Data of Serial Bus for Microcontroller Access                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2A               | LBSWD            | 00               | RW  | Low Byte Write Data of Serial Bus for Microcontroller Access                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2B               | CSD              | _                | R   | Current Data Byte Received from Serial Bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2C               | RSTC             | 06               | W   | Reset Control  Bit[7:3]: Reserved  Bit[2]: Logic reset  0: Reset  1: Normal  Bit[1]: System reset  0: Reset  1: Normal  Bit[0]: SUSPEND  0: Normal  1: Suspend                                                                                                                                                                                                                                                                                                                                                        |
| 2D               | RUST             | 00               | RW  | Resume Start Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2E               | RUET             | 00               | RW  | Resume End Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2F-47            | RSVD             | XX               | 1   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 48               | CO               | 40               | RW  | R Matrix Y Coefficient<br>R = (C0 x Y) + (C1 x Cr) + (C2 x Cb) + ROF                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 49               | C1               | 00               | RW  | R Matrix Cr Coefficient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4A               | C2               | 58               | RW  | R Matrix Cb Coefficient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4B               | ROF              | 00               | RW  | R Matrix Offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4C               | C3               | 40               | RW  | G Matrix Y Coefficient<br>G = (C3 x Y) + (C4 x Cr) + (C5 Cb) + GOF                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



Table 6 Device Control Register List

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                     |
|------------------|------------------|------------------|-----|-----------------------------------------------------------------|
| 4D               | C4               | 00               | RW  | G Matrix Cr Coefficient                                         |
| 4E               | C5               | 58               | RW  | G Matrix Cb Coefficient                                         |
| 4F               | GOF              | 00               | RW  | G Matrix Offset                                                 |
| 50               | C6               | 40               | RW  | B matrix Y coefficient B = (C6 x Y) + (C7 x Cr) + (C8 Cb) + BOF |
| 51               | C7               | 00               | RW  | B matrix Cr coefficient                                         |
| 52               | C8               | 58               | RW  | B matrix Cb coefficient                                         |
| 53               | GOF              | 00               | RW  | B matrix offset                                                 |
| 54               | RSTP0            | 24               | RW  | R step conversion 0                                             |
| 55               | RSTP1            | 49               | RW  | R step conversion 1                                             |
| 56               | RSTP2            | 6D               | RW  | R step conversion 2                                             |
| 57               | RSTP3            | 92               | RW  | R step conversion 3                                             |
| 58               | RSTP4            | В6               | RW  | R step conversion 4                                             |
| 59               | RSTP5            | DB               | RW  | R step conversion 5                                             |
| 5A               | RSTP6            | FF               | RW  | R step conversion 6                                             |
| 5B               | GSTP0            | 24               | RW  | G step conversion 0                                             |
| 5C               | GSTP1            | 49               | RW  | G step conversion 1                                             |
| 5D               | GSTP2            | 6D               | RW  | G step conversion 2                                             |
| 5E               | GSTP3            | 92               | RW  | G step conversion 3                                             |
| 5F               | GSTP4            | B6               | RW  | G step conversion 4                                             |
| 60               | GSTP5            | DB               | RW  | G step conversion 5                                             |
| 61               | GSTP6            | FF               | RW  | G step conversion 6                                             |
| 62               | BSTP0            | 55               | RW  | B step conversion 0                                             |
| 63               | BSTP1            | AA               | RW  | B step conversion 1                                             |
| 64               | BSTP2            | FF               | RW  | B step conversion 2                                             |



Table 6 Device Control Register List

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                  |
|------------------|------------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                  |                  |     | Chip Select and Status                                                                                                                                                                                       |
|                  |                  |                  |     | Bit[7]: Serial bus received FIFO empty status (Read only)                                                                                                                                                    |
|                  |                  |                  |     | Bit[6]: Serial bus received FIFO full status (Read only)                                                                                                                                                     |
| 65               | CSS              | 08               | RW  | Bit[5]: Serial bus transmitted FIFO empty status (Read only)                                                                                                                                                 |
|                  |                  |                  |     | Bit[4]: Serial bus transmitted FIFO full status (Read only)                                                                                                                                                  |
|                  |                  |                  |     | Bit[3]: Reserved                                                                                                                                                                                             |
|                  |                  |                  |     | Bit[2]: Program memory chip select                                                                                                                                                                           |
|                  |                  |                  |     | Bit[1]: Buffer chip select                                                                                                                                                                                   |
|                  |                  |                  |     | Bit[0]: JPEG buffer chip select                                                                                                                                                                              |
| 66               | HBSRC            | _                | R   | Highest Byte of Serial Bus Received Counter                                                                                                                                                                  |
| 67               | MBSRC            | _                | R   | Middle Byte of Serial Bus Received Counter                                                                                                                                                                   |
| 68               | LBSRC            | -                | R   | Lowest Byte of Serial Bus Received Counter                                                                                                                                                                   |
| 69               | HBSRI            | 00               | RW  | Highest Byte of Serial Bus Received Interrupt Counter                                                                                                                                                        |
| 6A               | MBSRI            | 00               | RW  | Middle Byte of Serial Bus Received Interrupt Counter                                                                                                                                                         |
| 6B               | LBSRI            | 08               | RW  | Lowest Byte of Serial Bus Received Interrupt Counter                                                                                                                                                         |
| 6C               | HBSBTC           | -                | R   | Highest Byte of Serial Bus Transmitted Counter                                                                                                                                                               |
| 6D               | MBSBTC           | 7                | R   | Middle Byte of Serial Bus Transmitted Counter                                                                                                                                                                |
| 6E               | LBSBTC           | -                | R   | Lowest Byte of Serial Bus Transmitted Counter                                                                                                                                                                |
| 6F               | HBSBTI           | 00               | RW  | Highest Byte of Serial Bus Transmitted Interrupt Counter                                                                                                                                                     |
| 70               | MBSBTI           | 00               | RW  | Middle Byte of Serial Bus Transmitted Interrupt Counter                                                                                                                                                      |
| 71               | LBSBTI           | 08               | RW  | Lowest Byte of Serial Bus Transmitted Interrupt Counter                                                                                                                                                      |
| 72               | QZC              | СС               | RW  | Quantization Control  Bit[7]: Chroma quantization select  0: Without rounding  1: With rounding  Bit[6:4]: Chroma quantization bias  Bit[3]: Luma quantization select  0: Without rounding  1: With rounding |
|                  |                  |                  |     | Bit[2:0]: Luma quantization bias                                                                                                                                                                             |
| 73               | SBD              | 10               | RW  | Snapshot De-bounce Delay                                                                                                                                                                                     |



Table 6 Device Control Register List

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|------------------|------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 74               | INTOM            | FF               | RW  | Microcontroller External Interrupt Mask 0  Bit[7]: Buffer overflow interrupt  Bit[6]: Serial bus receiving done interrupt  Bit[5]: Serial bus transmitting done interrupt  Bit[4]: JPEG decoding done interrupt  Bit[3]: JPEG encoding done interrupt  Bit[2]: Reserved  Bit[1]: Image start interrupt  Bit[0]: Snapshot interrupt                                                                                                                                                            |
| 75               | INT0S            | _                | R   | Microcontroller External Interrupt 0 Status                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 76               | НВРА             | 00               | RW  | High Byte of Microcontroller Program Memory Address                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 77               | LBPA             | 00               | RW  | Low Byte of Microcontroller Program Memory Address                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 78               | PWD              | 00               | RW  | Microcontroller Program Memory Write Data                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 79               | PRD              | _                | R   | Microcontroller Program Memory Read Data                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 7A               | RSVD             | XX               | ı   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 7B               | SSCS             | 13               | RW  | SCCB Speed Control<br>SCCB Clock = XIN / 2 / (SCCS + 1)                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7C               | SCCC             | 07               | RW  | SCCB Command  Bit[7]: Idle  Bit[6]: Toggle SCS_ signal (reverse the current SCS_ signal)  Bit[5]: Stop (perform SCCB stop condition)  Bit[4]: Read bit (store data on SIO0 in SCCR[0] - see "SCCR" on page 16)  Bit[3]: Read byte (store data on SIO0 in SCCR by MSB first - see "SCCR" on page 16)  Bit[2]: Write bit (send SCCW[7] through SIO0 - see "SCCW" on page 16)  Bit[1]: Write byte (send SCCW through SIO0 - see "SCCW" on page 16)  Bit[0]: Start (perform SCCB start condition) |
| 7D               | SCCW             | 00               | RW  | SCCB Write Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 7E               | SCCR             | -                | R   | SCCB Read Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7F               | SCCB             | -                | R   | SCCB Busy Bit[7]: Busy 0: Normal 1: Busy Bit[6:0]: Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 80               | INT1M            | FF               | RW  | Microcontroller External Interrupt Mask 1 Bit[7:2]: Reserved Bit[1]: SCCB ready Bit[0]: JPEG decoder header done                                                                                                                                                                                                                                                                                                                                                                              |



Table 6 Device Control Register List

| Address<br>(Hex) | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------|------------------|------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 81               | INT1S            | _                | R   | Microcontroller External Interrupt 1 Status                                                                                                                                                                                                                                                                                                                                                                      |
| 82               | GPIO0R           | _                | R   | GPIO0 Read Data                                                                                                                                                                                                                                                                                                                                                                                                  |
| 83               | GPIO0D           | FF               | RW  | GPIO0 Direction Control 0: Output 1: Input                                                                                                                                                                                                                                                                                                                                                                       |
| 84               | GPIO0W           | 0F               | RW  | GPIO0 Write Data                                                                                                                                                                                                                                                                                                                                                                                                 |
| 85               | GPIO1R           | _                | R   | GPIO1 Read Data                                                                                                                                                                                                                                                                                                                                                                                                  |
| 86               | GPIO1D           | 00               | RW  | GPIO1 Direction Control  0: Output  1: Input                                                                                                                                                                                                                                                                                                                                                                     |
| 87               | GPIO1W           | AA               | RW  | GPIO1 Write Data                                                                                                                                                                                                                                                                                                                                                                                                 |
| 88               | JPHS             | 14               | RW  | JPEG Header Size                                                                                                                                                                                                                                                                                                                                                                                                 |
| 89               | HJPES            | _                | R   | High byte of JPEG Encoding Size (Real_Size/4)                                                                                                                                                                                                                                                                                                                                                                    |
| 8A               | LJPES            | _                | R   | Low byte of JPEG Encoding Size (Real_Size/4)                                                                                                                                                                                                                                                                                                                                                                     |
| 8B               | JPQTA            | 00               | RW  | JPEG Quantization Table Address                                                                                                                                                                                                                                                                                                                                                                                  |
| 8C               | JPQTW            | 00               | RW  | JPEG Quantization Table Write Data                                                                                                                                                                                                                                                                                                                                                                               |
| 8D               | JPSR             | 04               | RW  | JPEG Status Register  Bit[7]: Byte stuff  0: Disabled  1: Enabled  Bit[6]: Encoder table  0: Disabled  1: Enabled  Bit[5]: Quantization table  0: Disabled  1: Enabled  Bit[4]: Header  0: Disabled  1: Enabled  Bit[3]: Decoder one shot  0: Disabled  1: Enabled  Bit[2]: Encoder one shot  0: Disabled  1: Enabled  Bit[1]: Operation modes  0: Encoding  1: Decoding  Bit[0]: CODEC  0: Disabled  1: Enabled |
| 8E               | HBJEBC           | 1C               | RW  | High Byte of JPEG Encoder Block Count                                                                                                                                                                                                                                                                                                                                                                            |



Table 6 Device Control Register List

| Address<br>(Hex)                                                | Register<br>Name | Default<br>(Hex) | R/W | Description                                                                                            |  |
|-----------------------------------------------------------------|------------------|------------------|-----|--------------------------------------------------------------------------------------------------------|--|
| 8F                                                              | LBJEBC           | 20               | RW  | Low Byte of JPEG Encoder Block Count                                                                   |  |
| 90                                                              | STCS             | _                | R   | Serial Bus Transmitting Checksum                                                                       |  |
| 91                                                              | SRCS             | _                | R   | Serial Bus Receiving Checksum                                                                          |  |
| 92                                                              | JQTRD            | -                | R   | JPEG Quantization Table Read Data                                                                      |  |
| 93                                                              | HBBRA            | -                | R   | High Byte of Buffer Read Address                                                                       |  |
| 94                                                              | LBBRA            | -                | R   | Low Byte of Buffer Read Address                                                                        |  |
| 95                                                              | SPC0             | 80               | RW  | Special Control Register 0 40h: 160 x 128 20h: 80 x 64 (for VGA) 3Ah: 80 x 64 (for CIF) 80h: Other     |  |
| 96                                                              | SPC1             | 00               | RW  | Special Control Register 1  00h: 160 x 128  00h: 80 x 64 (for VGA)  2Eh: 80 x 64 (for CIF)  80h: Other |  |
| 97                                                              | SPC2             | 80               | RW  | Special Control Register 2  44h: 160 x 128  22h: 80 x 64 (for VGA)  38h: 80 x 64 (for CIF)  80h: Other |  |
| 98                                                              | SPC3             | 00               | RW  | Special Control Register 3 44h: 160 x 128 22h: 80 x 64 (for VGA) E3h: 80 x 64 (for CIF) 00h: Other     |  |
| 99                                                              | SPC4             | 00               | RW  | Special Control Register 4  13h: 160 x 128  13h: 80 x 64 (for VGA)  13h: 80 x 64 (for CIF)  00h: Other |  |
| 9A                                                              | SPC5             | 00               | RW  | Special Control Register 5  13h: 160 x 128  13h: 80 x 64 (for VGA)  13h: 80 x 64 (for CIF)  00h: Other |  |
| NOTE: All other registers are factory-reserved (DO NOT access). |                  |                  |     |                                                                                                        |  |



# **Package Specifications**

The OV528-T64 uses a 64-pin TQFP package. Refer to Figure 4 for package information.

Figure 4 OV528-T64 Package Specifications









### *Note*:

- All information shown herein is current as of the revision and publication date. Please refer to the OmniVision web site (<a href="http://www.ovt.com">http://www.ovt.com</a>) to obtain the current versions of all documentation.
- OmniVision Technologies, Inc. reserves the right to make changes to their products or to discontinue any product or service without further notice (It is advisable to obtain current product documentation prior to placing orders).
- Reproduction of information in OmniVision product documentation and specifications is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. In such cases, OmniVision is not responsible or liable for any information reproduced.
- This document is provided with no warranties whatsoever, including any warranty of merchantability, non-infringement, fitness for any particular purpose, or any warranty otherwise arising out of any proposal, specification or sample. Furthermore, OmniVision Technologies Inc. disclaims all liability, including liability for infringement of any proprietary rights, relating to use of information in this document. No license, expressed or implied, by estoppels or otherwise, to any intellectual property rights is granted herein.
- 'OmniVision', 'CameraChip' are trademarks of OmniVision Technologies, Inc. All other trade, product or service names referenced in this release may be trademarks or registered trademarks of their respective holders. Third-party brands, names, and trademarks are the property of their respective owners.

For further information, please feel free to contact OmniVision at info@ovt.com.

OmniVision Technologies, Inc. Sunnyvale, CA USA (408) 733-3030